PCB Thermal Design Guide for GaN Enhancement Mode Power Transistors

Contents
1. Embedded GaNPX™ Package ................................................................. 2
   1.1. Substrate/Thermal Pad Connection ........................................... 2
   1.2. Thermal dissipation path ......................................................... 3
2. PCB design considerations .............................................................. 4
   2.1. Heat spreading copper pad .................................................... 4
   2.2. Thermal vias ........................................................................... 4
3. PCB Thermal Analysis ................................................................ 5
   3.1. PCB Setup and thermal via pattern ........................................... 5
   3.2. Impact of copper pad area and thermal vias .............................. 6
   3.3. Impact of copper layers and PCB thickness ............................... 9
   3.4. Thermal Interface Material ...................................................... 10
4. Maximum power capability ............................................................ 11
   4.1. Junction-to-Ambient Thermal Resistance .................................. 11
   4.2. Power calculation .................................................................. 11
Appendix ......................................................................................... 13
   A.1. Recommended PCB footprint for GS66508P ......................... 13
   A.2. PCB clearance ................................................................. 13
Summary ..................................................................................... 15
References .................................................................................... 15
1. Embedded GaNPX™ Package

The GaNPX package, shown in Figure 1, is the first implementation of a discrete GaN power device to be embedded within a laminate construction.

![Figure 1 GaNPx Embedded Packaging](image)

Conventional packaging techniques such as clip or wire bonding, and molding compounds, are replaced using a series of galvanic processes. The GaN die is protected within the laminate construction. Figure 1 provides a cross sectional view showing a series of printed circuit board plating to form source and drain bus bars that significantly augment the current carrying capacity of the conventional die metallization. This greatly reduces the critical loop inductance and hence the difficulties of driving the high speed, high current switch. The new embedded packaging technique provides a solution for GaN power devices with small volume, low resistance and low inductance.

The embedding technique has been implemented in various package sizes. GS66508P (650V/30A) was selected for this thermal analysis.

1.1. Substrate/Thermal Pad Connection

The GaNPX package with GaN Systems Enhancement mode HEMTs (E-HEMTs) (GS6650xP and GS6100xP) has a thermal pad on the bottom side. It is electrically connected to the die substrate through the high density micro vias filled with copper to provide low thermal resistance path for optimum cooling. The substrate is electrically isolated from Drain and Source pads on the package.

The substrate or thermal pad must always be connected to Source on the PCB for optimum device performance (Figure 2). Any other substrate connections or connecting substrate to voltage potential other than Source affect the device
parameters and reduce device performance. **DO NOT** connect thermal pad to Drain, keep floating or connect to ground (unless the source is also tied to ground).

![Correct Incorrect](image)

**Figure 2 Substrate/Thermal Pad Connection**

### 1.2. Thermal dissipation path

The bottom side cooling with a heat sink via PCB is the most effective cooling method for GaN PX. The heat dissipation paths of the GaN PX package mounted on the PCB are illustrated in Figure 3. The majority of heat generated in the die flows down to the thermal pad and then transfers to the PCB. The copper planes on the PCB are used as the heat spreaders and thermal vias provide a low thermal resistance path from the top copper to the bottom side of PCB. A heatsink is attached to the bottom copper plane via a Thermal Interface Material (TIM) and dissipates the heat to the ambient.

The top side of package as well as the Drain and the Source pads conduct very small amount of the heat. They all have much higher thermal resistance compared with the thermal pad ($R_{\theta JC}=15^\circ\text{C/W}$ on the top side vs. $0.5^\circ\text{C/W}$ from junction to thermal pad). That is why they should not be used as the primary cooling method.

![Cross section view of GaN PX package and thermal dissipation path](image)
2. PCB design considerations

PCB design is essential for the thermal management of the GaNPX package and PCB thermal resistance is the primary consideration for overall system thermal performance. There are several key factors that impact the PCB thermal performance such as a heat spreading copper pad and thermal vias.

2.1. Heat spreading copper pad

The top copper pad plays important role to conduct the heat from the small area under the device to larger area on the PCB. As such, the top copper layer must have sufficient thickness and area to provide enough heat spreading. It is recommended to always use 2oz or thicker copper on all layers. The internal and bottom layers also improve the heat spreading. The bottom copper pad serves as the contact surface to the heatsink or Thermal Interface Material (TIM) and it should have sufficient coverage to allow optimum heat transfer to the heatsink.

2.2. Thermal vias

The most effective way to improve vertical heat transfer for FR-4 PCB is to add plated through-hole thermal vias between conductive layers. Since FR-4 material has very low thermal conductivity, thermal vias design is one of the dominating factors for total PCB thermal resistance.

Below are some considerations for thermal vias design:

- Adding open plated through vias to the SMT pad (“Via In Pad”) is generally not a common practice as it may create the solder-wicking issue: the solder tends to be drained down into the vias during the reflow process and generates solder voids on the pad. Following steps can be taken to limit this problem:
  - Use small via diameter. The surface tension of solder limits the amount of solder wicking on smaller vias. With 0.3mm or smaller via diameter, the solder wicking can be reduced.
  - Fill the vias with thermally conductive materials. It eliminates the solder wicking but adds cost and extra manufacturing step.

- 8mil (0.2mm) is typical minimum mechanical drilling size. 12mil (0.3mm) is more common and lower cost.

- IPC-6012 specifies minimum 0.8mil (20µm) copper plating thickness for Class 2 PCB and 1mil (25µm) is standard via plating thickness and will be used for this analysis.
3. PCB Thermal Analysis

A simplified junction-to-ambient compact thermal model for the GaNPX package mounted on PCB can be found in Figure 3, where:

- $R_{\theta JC}$ - junction-to-case (package) thermal resistance;
- $R_{\theta PCB}$ - PCB thermal resistance;
- $R_{\theta TIM}$ - thermal interface material (TIM) thermal resistance, and
- $R_{\theta HAS}$ - heat sink-to-ambient thermal resistance.

$R_{\theta JC}$ is fixed value that can be obtained from datasheet. PCB and TIM thermal resistance are largely dependent on the PCB layout design so $R_{\theta PCB}$ and $R_{\theta TIM}$ are of interest for this thermal analysis.

$R_{\theta JHS}$ is the total thermal resistance from junction to heatsink surface and is defined as:

$$R_{\theta JHS} = R_{\theta JC} + R_{\theta PCB} + R_{\theta TIM} \quad \text{(Eq.1)}$$

ElectroFlo® thermal analysis software was used for the thermal simulation. All simulations were conducted at a power dissipation of 10 W. An assumption was made that the surface temperature of the heatsink was constant and equal to 25 °C. Thermal interface material GAP3000S30R from Bergquist™ [1] was selected for this analysis with 0.25mm thickness and thermal conductivity of 3W/m-K.

3.1. PCB Setup and thermal via pattern

This thermal analysis was based on the following PCB setup:

- Single GS66508P 650V enhancement mode HEMT.
- Device is placed at standard FR-4 PCB with 1.0mm and 1.6mm thicknesses
- 2oz copper on 2, 4 or 6 layers
- Assume all copper layers are evenly distributed.

Thermal vias:

- 12mil (0.3mm) diameter placed on 25mil (0.64mm) grid spacing.
- Standard 1mil (25µm) copper plating thickness
- No via filling.
3.2. Impact of copper pad area and thermal vias

To create the PCB layout with optimum thermal performance, the first step is to determine the right size for the heat spreading copper pad and how many vias are needed under the thermal pad. To investigate the impact of copper area or number of the vias on the PCB thermal performance, eight PCB layouts were chosen for the thermal analysis (Figure 4):

- Copper pads on all layers are same size.
- The layout starts with the minimal copper area (Layout #1), which is the same size as the package thermal pad. 30 vias (10x3) can be fitted under the thermal pad.
- For each layout additional vias are placed and copper area is increased accordingly.
- The design constraint rule is that no vias are added towards the drain side in order to maintain the same clearance between thermal and Drain pads. Also the left edge of the copper pad keeps minimum 0.5mm distance from Gate and Source-sense pads. There will be no vias added on the left side the package as that area is typically used for gate driver circuit.
- Starting at layout #5, the copper pad covers both thermal and Source pads. Layout #1 through layout #4 have the thermal pad separated from the Source and these layouts are only for the thermal analysis. In the actual circuit the thermal pad must always be electrically connected to the Source.

![Diagram showing PCB layouts](image)

Figure 4 PCB Layouts for copper area optimization

All 8 PCB layouts were analyzed on standard 1.6mm PCB with 2 copper layers (2oz copper thickness). Figure 5 shows the example of the thermal analysis results.
The PCB thermal resistance $R_{\theta \text{PCB}}$ is defined by:

$$R_{\theta \text{PCB}} = \frac{T_{\text{TOP MAX}} - T_{\text{BOT MAX}}}{10\text{W}}$$  \hspace{1cm} (Eq.2)

where $T_{\text{TOP MAX}}$ and $T_{\text{BOT MAX}}$ are the maximum temperatures on the top and bottom copper layers, which are approximately located at the center of the die.

The thermal analysis results are listed in Table 1 and Figure 6 show the correlation between the number of vias, copper area and thermal resistance. Layout #1 has the highest thermal resistance as expected. Both PCB and TIM thermal resistances decrease with the increasing of via numbers and copper area. When number of thermal vias increase from 30 to 210 (Layout #1 to #8), the PCB thermal resistance $R_{\theta \text{PCB}}$ drops almost 2.4 times from 11.5°C/W to 4.8°C/W. The TIM thermal resistance $R_{\theta \text{TIM}}$ also reduces about 3 times as the contact area increases.

**Table 1 Thermal resistance breakdown for 8 PCB layouts**

<table>
<thead>
<tr>
<th>PCB Layout</th>
<th>Number of vias</th>
<th>$R_{\theta \text{PCB}}$ (°C/W)</th>
<th>$R_{\theta \text{TIM}}$ (°C/W)</th>
<th>$R_{\theta \text{JHS}}$ (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>#1</td>
<td>30</td>
<td>11.54</td>
<td>5.25</td>
<td>17.29</td>
</tr>
<tr>
<td>#2</td>
<td>48</td>
<td>7.97</td>
<td>3.98</td>
<td>12.45</td>
</tr>
<tr>
<td>#3</td>
<td>70</td>
<td>6.46</td>
<td>2.83</td>
<td>9.79</td>
</tr>
<tr>
<td>#4</td>
<td>96</td>
<td>5.65</td>
<td>2.13</td>
<td>8.46</td>
</tr>
<tr>
<td>#5</td>
<td>123</td>
<td>5.13</td>
<td>1.95</td>
<td>7.58</td>
</tr>
<tr>
<td>#6</td>
<td>150</td>
<td>5.05</td>
<td>1.92</td>
<td>7.47</td>
</tr>
<tr>
<td>#7</td>
<td>179</td>
<td>4.91</td>
<td>1.85</td>
<td>7.29</td>
</tr>
<tr>
<td>#8</td>
<td>210</td>
<td>4.87</td>
<td>1.80</td>
<td>7.18</td>
</tr>
</tbody>
</table>
We can see that layout #5 with 123 vias achieves about 95% of total reduction of the thermal resistance. After that adding more vias (or increasing copper pad size accordingly) starts to become a matter of diminishing return. By increasing number of vias from 123 to 210 the PCB thermal resistance reduces only by 5%. This is due to the limited heat spreading in horizontal direction as can be seen in Figure 6. The copper pad and thermal vias become less effective when they are located further away from the heat source.

![Figure 6 PCB thermal resistance for 8 PCB layouts](image)

Based on the thermal analysis above, layout #5 was chosen as the recommended minimum PCB layout design. For optimum PCB thermal performance, it is recommended that the copper pad and thermal vias should cover at least 10mm by 5mm area (50mm²) under the thermal pad (or approximately 120 thermal vias) as shown in Figure 7.

![Figure 7 Recommended minimum copper area under thermal pad](image)
3.3. Impact of copper layers and PCB thickness

Adding more internal copper layers on the PCB structure improves the PCB thermal performance. It is known that 2, 4 or 6 layers PCB are typical for power application. If design allows it is recommended to use at least 4 layer PCB design. While 1.6mm is standard thickness for FR-4 PCB, 1.0mm PCB is also common and can be used to further improve the PCB thermal resistance. Using recommended minimum PCB layout Figure 8 and Table 2 show the thermal resistance results for 2, 4, and 6 layers PCB with 1.6mm and 1.0mm thickness. Both PCB and TIM thermal resistances reduce with more PCB layers because adding internal layers not only improve vertical heat transfer through the PCB, but also increase the horizontal heat spreading resulting in more even heat distribution on the TIM surface.

![Figure 8 Impact of copper layers and PCB thickness on thermal resistance](image)

<table>
<thead>
<tr>
<th>Layers</th>
<th>$R_{\theta_{PCB}}$ (°C/W)</th>
<th>$R_{\theta_{TIM}}$ (°C/W)</th>
<th>$R_{\theta_{JHS}}$ (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>5.13</td>
<td>1.95</td>
<td>7.58</td>
</tr>
<tr>
<td>4</td>
<td>4.8</td>
<td>1.56</td>
<td>6.86</td>
</tr>
<tr>
<td>6</td>
<td>4.51</td>
<td>1.42</td>
<td>6.43</td>
</tr>
</tbody>
</table>

For 1.6mm PCB, the total junction-to-heatsink thermal resistance decrease about 10% for each 2 layers. Reducing PCB thickness from 1.6mm to 1.0mm provides about 30% improvement on PCB thermal resistance. PCB thickness has less effect on TIM thermal
performance and actually increases TIM thermal resistance by about 10%. It can be seen that using 1.0mm PCB is more effective than adding more copper layers for the standard PCB of 1.6m thickness. For example, 2 layer 1mm PCB has lower thermal resistance than 6-layer 1.6mm PCB. So it is recommended to use 1.0mm PCB if design allows.

Note that not all PCB manufacturers can reliably produce 6-layer 1.0mm PCB with 2oz copper. It is recommended to always confirm with your PCB manufacturer before using any PCB design discussed in this application note.

3.4. Thermal Interface Material

The TIM thermal resistance $R_{TIM}$ is critical for the overall device thermal performance as it accounts for about 20-30% of the total junction to heatsink thermal resistance. As shown in the thermal analysis before, $R_{TIM}$ is complicated to calculate numerically as it varies with different PCB layouts and number of copper layers. So far all thermal analysis results above are based on one type of TIM (GAP3000S30R, 0.25mm thick with thermal conductivity of 3W/m-K).

Figure 9 shows the breakdown of thermal resistances with 4 different types of TIMs from Bergquist®.

![Thermal Resistance Breakdown](image)

**Figure 9** Thermal resistance breakdown (4-layer 1.6mm PCB with recommended footprint) using 4 different TIMs
In absence of the detailed thermal simulation or measurement, TIM thermal resistance $R_{\text{TIM}}$ can be also estimated by using the following equation:

$$R_{\text{TIM}} = \frac{L}{A \cdot k} \quad \text{(Eq. 3)}$$

where $L$ is the TIM thickness (m); $A$ is the effective contact area ($m^2$) and $k$ is the thermal conductivity of TIM (W/m·K) which can be obtained from TIM datasheet. Note that $A$ in the Eq. 3 is not necessarily the total contact copper area at the bottom layer. Instead it is defined as “effective” contact area depending on the PCB heat spreading. The effective contact area increases when thicker or more layers of copper are used.

For recommended PCB footprint, $A = 56mm^2$ can be used to provide reasonable estimation for standard 1.6mm PCB with typical error < 10% compared to detailed thermal simulation results.

### 4. Maximum power capability

#### 4.1. Junction-to-Ambient Thermal Resistance

The total junction-to-ambient thermal resistance $R_{\text{JA}}$ is essential for designer to estimate the maximum power capacity of the system and can be calculated by following equation:

$$R_{\text{JA}} = R_{\text{JC}} + R_{\text{PCB}} + R_{\text{TIM}} + R_{\text{HSA}} \quad \text{(Eq. 4)}$$

where $R_{\text{PCB}}$ and $R_{\text{TIM}}$ have been discussed in the previous section and $R_{\text{JC}}$ is a fixed value that can be obtained from the device datasheet (0.5°C/W for GS66508P). The heatsink to ambient $R_{\text{HSA}}$ thermal resistance is largely dependent on the heatsink design and airflow.

#### 4.2. Power calculation

Once the junction-to-ambient thermal resistance is determined, the maximum allowed power dissipation can be calculated using the following equation:

$$P_{\text{D MAX}} = \frac{\Delta T_{\text{MAX}}}{R_{\text{JA}}} \quad \text{(Eq. 5)}$$

where $\Delta T_{\text{MAX}}$ is the maximum allowed temperature rising above ambient. Figure 10 shows the calculated maximum power dissipation vs. heatsink-to-ambient thermal resistance (4-layer 1.6mm PCB, $\Delta T_{\text{MAX}} = 50°C, 75°C$ and $100°C$), which can be used to evaluate system thermal performance. For example, if a system design has heatsink-to-ambient thermal resistance estimated about 3°C/W and $\Delta T_{\text{MAX}} = 100°C$, the maximum allowed power loss will be about 10W per single device using the recommended PCB footprint on 4-layer 1.6mm PCB.
Figure 10 Maximum power dissipation for GS66508P (4-layer 1.6mm PCB, $\Delta T_{\text{MAX}} = 50^\circ$C, 75$^\circ$C and 100$^\circ$C)
Appendix

A.1. Recommended PCB footprint for GS66508P

![Recommended PCB footprint for GS66508P](image)

**Figure 11 Recommended PCB footprint for GS66508P**

A.2. PCB clearance

The recommended PCB footprint for GS66508P has 2.6mm clearance between Drain and thermal pads. According to IPC 2221 [2] table 6-1, 2.6mm meets the minimum spacing requirement for 520VDC operation on uncoated bare board (B2 type, sea level up to 3050m), which is sufficient for most AC/DC converter with rectified DC bus voltage up to 400VDC. However, if the assembly is to be encapsulated or operated at lower voltage, this clearance can be reduced. For example, if conformal coating is applied, the PCB clearance can be reduced to 1.6mm for 520VDC.

This provides an opportunity to further improve the PCB thermal resistance. As shown in Figure 5, the heat source (thermal pad) is located at the edge of the copper pad, which is not the best case for heat spreading. Ideally the heat source should be located at the center of the copper pad. The junction-to-heatsink thermal resistance...
can be reduced by about 20% if two rows of thermal vias are added (PCB clearance reduces from 2.6m to 1.33mm) on standard 4-layer 1.6mm PCB as shown in Figure 12.

Figure 12 Thermal resistance improvement with smaller PCB clearance (4-layer 1.6mm PCB)
Summary

This note has outlined PCB thermal design and layout considerations for using GaNPX devices in real applications.

References

2. IPC-2221B Generic Standard on Printed Board Design